Cypress Perform CY7C1380F Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Cypress Perform CY7C1380F herunter. Cypress Perform CY7C1380F User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 34
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
CY7C1380D, CY7C1382D
CY7C1380F, CY7C1382F
18-Mbit (512K x 36/1M x 18)
Pipelined SRAM
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document #: 38-05543 Rev. *F Revised January 12, 2009
Features
Supports bus operation up to 250 MHz
Available speed grades are 250, 200, and 167 MHz
Registered inputs and outputs for pipelined operation
3.3V core power supply
2.5V or 3.3V I/O power supply
Fast clock-to-output times
2.6 ns (for 250 MHz device)
Provides high performance 3-1-1-1 access rate
User selectable burst counter supporting Intel
Pentium
®
inter-
leaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed write
Asynchronous output enable
Single cycle chip deselect
CY7C1380D/CY7C1382D is available in JEDEC-standard
Pb-free 100-pin TQFP, Pb-free and non Pb-free 165-ball FBGA
package; CY7C1380F/CY7C1382F is available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non
Pb-free 119-ball BGA and 165-ball FBGA package
IEEE 1149.1 JTAG-Compatible Boundary Scan
ZZ sleep mode option
Functional Description
The CY7C1380D/CY7C1382D/CY7C1380F/CY7C1382F
[1]
SRAM integrates 524,288 x 36 and 1,048,576 x 18 SRAM cells
with advanced synchronous peripheral circuitry and a two-bit
counter for internal burst operation. All synchronous inputs are
gated by registers controlled by a positive edge triggered clock
input (CLK). The synchronous inputs include all addresses, all
data inputs, address-pipelining chip enable (CE
1
),
depth-expansion chip enables (CE
2
and CE
3
[2]
), burst control
inputs (ADSC, ADSP, and ADV), write enables (BW
X
, and BWE),
and global write (GW). Asynchronous inputs include the output
enable (OE
) and the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when address strobe processor (ADSP
) or address strobe
controller (ADSC) are active. Subsequent burst addresses can
be internally generated as they are controlled by the advance pin
(ADV
).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed write cycle.This part supports byte write
operations (see Ta ble 1 on page 6 and “Truth Table” on page 10
for further details). Write cycles can be one to two or four bytes
wide as controlled by the byte write control inputs. GW
when
active LOW causes all bytes to be written.
The CY7C1380D/CY7C1382D/CY7C1380F/CY7C1382F
operates from a +3.3V core power supply while all outputs
operate with a +2.5 or +3.3V power supply. All inputs and outputs
are JEDEC-standard and JESD8-5-compatible.
Selection Guide
Description 250 MHz 200 MHz 167 MHz Unit
Maximum Access Time 2.6 3.0 3.4 ns
Maximum Operating Current 350 300 275 mA
Maximum CMOS Standby Current 70 70 70 mA
Notes
1. For best practices or recommendations, please refer to the Cypress application note AN1064, SRAM System Design Guidelines on www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable.
[+] Feedback
Seitenansicht 0
1 2 3 4 5 6 ... 33 34

Inhaltsverzeichnis

Seite 1 - Pipelined SRAM

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382F 18-Mbit (512K x 36/1M x 18)Pipelined SRAMCypress Semiconductor Corporation • 198 Champion Court • San Jose,

Seite 2

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 10 of 34Truth TableThe Truth Table for this data sheet follows.[4, 5, 6, 7,

Seite 3

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 11 of 34Truth Table for Read/Write [4, 9]Function (CY7C1380D/CY7C1380F) GW B

Seite 4 - 119-Ball BGA Pinout

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 12 of 34IEEE 1149.1 Serial Boundary Scan (JTAG)The CY7C1380D/CY7C1382D incor

Seite 5

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 13 of 34When the TAP controller is in the Capture-IR state, the two leastsig

Seite 6

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 14 of 34when the EXTEST is entered as the current instruction. WhenHIGH, it

Seite 7

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 15 of 343.3V TAP AC Test ConditionsInput pulse levels...

Seite 8 - Single Read Accesses

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 16 of 34Identification Register DefinitionsInstruction FieldCY7C1380D/CY7C13

Seite 9 - Sleep Mode

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 17 of 34119-Ball BGA Boundary Scan Order[14, 15] Bit # Ball ID Bit # Ball ID

Seite 10 - CY7C1380F, CY7C1382F

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 18 of 34165-Ball BGA Boundary Scan Order[14, 16]Bit # Ball ID Bit # Ball ID

Seite 11

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 19 of 34Maximum RatingsExceeding the maximum ratings may impair the useful l

Seite 12

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 2 of 34Logic Block Diagram – CY7C1380D/CY7C1380F [3] (512K x 36)Logic Block

Seite 13 - TAP Instruction Set

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 20 of 34Capacitance [19]Parameter Description Test Conditions100 TQFPPackage

Seite 14 - Reserved

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 21 of 34Figure 9. AC Test Loads and WaveformsOUTPUTR = 317ΩR = 351Ω5pFINCLU

Seite 15

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 22 of 34Switching Characteristics Over the Operating Range [20, 21]Parameter

Seite 16

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 23 of 34Switching Waveforms Figure 10. Read Cycle Timing [26]tCYCtCLCLKADSP

Seite 17

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 24 of 34Figure 11. Write Cycle Timing [26, 27]Switching Waveforms (continu

Seite 18

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 25 of 34Figure 12. Read/Write Cycle Timing [26, 28, 29]Switching Waveforms

Seite 19

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 26 of 34Figure 13. ZZ Mode Timing [30, 31]Switching Waveforms (continued)t

Seite 20

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 27 of 34Ordering InformationThe following table lists all speed, package and

Seite 21

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 28 of 34Speed(MHz) Ordering CodePackageDiagramPart and Package TypeOperating

Seite 22

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 29 of 34Speed(MHz) Ordering CodePackageDiagramPart and Package TypeOperating

Seite 23

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 3 of 34Pin Configurations100-Pin TQFP Pinout (3-Chip Enable)Figure 1. CY7C1

Seite 24

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 30 of 34Package Diagrams Figure 14. 100-Pin Thin Plastic Quad Flat Pack (14

Seite 25

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 31 of 34Figure 15. 119-Ball BGA (14 x 22 x 2.4 mm) (51-85115)Package Diagra

Seite 26

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 32 of 34Figure 16. 165-Ball FBGA (13 x 15 x 1.4 mm) (51-85180)Package Diagr

Seite 27

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 33 of 34Document History PageDocument Title: CY7C1380D/CY7C1382D/CY7C1380F/C

Seite 28

Document #: 38-05543 Rev. *F Revised January 12, 2009 Page 34 of 34All products and company names mentioned in this document may be the trademarks of

Seite 29

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 4 of 34119-Ball BGA PinoutFigure 3. CY7C1380F (512K X 36)Figure 4. CY7C138

Seite 30

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 5 of 34165-Ball FBGA Pinout (3-Chip Enable)Figure 5. CY7C1380D/CY7C1380F (5

Seite 31

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 6 of 34Table 1. Pin DefinitionsName I/O DescriptionA0, A1, A Input-Synchron

Seite 32

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 7 of 34MODE Input-Static Selects burst order. When tied to GND selects linea

Seite 33

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 8 of 34Functional OverviewAll synchronous inputs pass through input register

Seite 34 - PSoC Solutions

CY7C1380D, CY7C1382DCY7C1380F, CY7C1382FDocument #: 38-05543 Rev. *F Page 9 of 34Burst SequencesThe CY7C1380D/CY7C1382D/CY7C1380F/CY7C1382Fprovides a

Kommentare zu diesen Handbüchern

Keine Kommentare